
Contents
xxxvi
ADSP-214xx SHARC Processor Hardware Reference
Frame Sync Output .......................................................... 14-7
Divider Mode Selection .................................................... 14-8
Phase Shift ....................................................................... 14-8
Pulse Width ..................................................................... 14-9
Default Pulse Width ....................................................... 14-10
Timing Example for I2S Mode ........................................ 14-11
Operating Modes ...................................................................... 14-11
Normal Mode ..................................................................... 14-12
Bypass Mode ....................................................................... 14-13
One-Shot Mode .................................................................. 14-13
External Event Trigger ......................................................... 14-14
External Event Trigger Delay .......................................... 14-15
Audio System Example ........................................................ 14-16
Clock Configuration Examples ............................................ 14-18
Effect Latency .......................................................................... 14-19
Write Effect Latency ........................................................... 14-19
PCG Effect Latency ............................................................ 14-19
Programming Model ................................................................. 14-20
Frame Sync Phase Setting .................................................... 14-20
External Event Trigger ......................................................... 14-20
Debug Features ......................................................................... 14-21
SERIAL PERIPHERAL INTERFACE PORTS
Features ...................................................................................... 15-2
Pin Descriptions ......................................................................... 15-3
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...