
Peripherals Routed Through the DPI
A-262
ADSP-214xx SHARC Processor Hardware Reference
4 (W1C)
TWIRERR
Buffer Read Error.
0 = The current master transmit has not detected a buffer read
error.
1 = The current master transfer was aborted due to a transmit buf-
fer read error. At the time data was required by the transmit shift
register, the buffer was empty.
5 (W1C)
TWIWERR
Buffer Write Error.
0 = The current master receive has not detected a receive buffer
write error.
1 = The current master transfer was aborted due to a receive buffer
write error. The receive buffer and receive shift register were both
full at the same time.
6
TWISDASEN
Serial Data Sense.
For use when direct sensing of the serial data
line is required. The register value is delayed due to the input filter
(nominally 50 ns). Normal master and slave mode operation
should not require this feature.
0 = An inactive “one” is currently being sensed on serial data line.
1 = An active “zero” is currently being sensed on serial data line.
The source of the active driver is not known and can be internal or
external.
7
TWISCLSEN
Serial Clock Sense.
For use when direct sensing of the serial clock
line is required. The register value is delayed due to the input filter
(nominally 50 ns). Normal master and slave mode operation
should not require this feature.
0 = An inactive “one” is currently being sensed on SCLK.
1 = An active “zero” is currently being sensed on SCLK. The
source of the active driver is not known and can be internal or
external.
8
TWIBUSY
Bus Busy.
Indicates whether the bus is currently busy or free. This
indication applies to all devices. Upon a START condition, setting
the register value is delayed due to the input filtering. Upon a
STOP condition, clearing the register value occurs after time t
BUF
.
0 = The bus is free. The clock and data bus signals have been inac-
tive for the appropriate bus free time.
1 = The bus is busy. Clock and/or data activity has been detected.
Table A-141. TWIMSTAT Register Bit Descriptions (RO) (Cont’d)
Bit
Name Description
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...