
ADSP-214xx SHARC Processor Hardware Reference
21-3
Two Wire Interface Controller
• Master clock synchronization and support for clock low extension
• Separate multiple-byte receive and transmit FIFOs
• Low interrupt rate
• Individual override control of data and clock lines in the event of a
bus lockup
• Input filter for spike suppression
The TWI moves 8-bit data externally while maintaining compliance with
the I
2
C bus protocol.
Pin Descriptions
shows the pins for the TWI. Two bidirectional pins externally
interface the TWI controller to the I
2
C bus. The interface is simple and
no other external connections or logic are required.
Table 21-2. TWI Pins
Internal Node
Type
Description
TWI_CLK_I
I
TWI Clock Signal.
Serial clock input.
TWI_DATA_I
I
TWI Data Signal.
Serial receive data input.
TWI_CLK_PBEN_O
O
TWI Clock Signal.
This output signal is used to drive the
TWI clock off chip Note since the TWI output signals
must operate in open drain it should be routed to a DPI
PBEN input.
TWI_DATA_PBEN_O
O
TWI Data Signal.
This output signal is used to drive the
TWI data off chip.
Note that since the TWI output signals must operate in
open drain it should be routed to a DPI PBEN input.
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...