
Functional Description
7-16
ADSP-214xx SHARC Processor Hardware Reference
Inserting additional emergency dead time into one of the PWM signals of
a given pair during these transitions is only needed if both PWM signals
would otherwise be required to toggle within a dead time of each other.
The additional emergency dead time delay is inserted into the PWM sig-
nal that is toggling into the on state. In effect, the turn on (if turning on
during this dead time region), of this signal is delayed by an amount of
2 × PWMDT × PCLK from the rising edge of the opposite output. After
this delay, the PWM signal is allowed to turn on, provided the desired
output is still scheduled to be in the on state after the emergency dead
time delay.
illustrates two examples of such transitions. In (a), when transi-
tioning from normal modulation to full on at the half cycle boundary in
double update mode, no special action is needed. However in (b), when
transitioning into full off at the same boundary, an additional emergency
dead time is necessary. This inserted dead time is a little different to the
normal dead time as it is impossible to move one of the switching events
back in time because this would move the event into the previous modula-
tion cycle. Therefore, the entire emergency dead time is inserted by
delaying the turn on of the appropriate signal by the full amount.
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...