
SDRAM Controller (ADSP-2147x/ADSP-2148x)
3-44
ADSP-214xx SHARC Processor Hardware Reference
Self-Refresh Mode
This mode causes refresh operations to be performed internally by the
SDRAM, without any external control. This means that the SDC does not
generate any auto-refresh cycles while the SDRAM is in self-refresh mode.
Self-refresh entry
—Self-refresh mode is enabled by writing a 1 to the
SDSRF
bit of the SDRAM memory control register (
SDCTL
). This deasserts
the
SDCKE
pin and puts the SDRAM in self-refresh mode if no access is
currently underway. The SDRAM remains in self-refresh mode for at least
t
RAS
and until an internal access (read/write) to SDRAM space occurs.
Self-refresh exit
—When any SDRAM access occurs, the SDC asserts
SDCKE
high which causes the SDRAM to exit from self-refresh mode. The
SDC waits to meet the t
XSR
specification (t
XSR
= t
RAS
+ t
RP
) and then
issues an auto-refresh command. After the auto-refresh command, the
SDC waits for the t
RFC
specification (t
RFC
= t
RAS
+ t
RP
) to be met before
executing the activate command for the transfer that caused the SDRAM
to exit self-refresh mode. Therefore, the latency from when a transfer is
received by the SDC while in self-refresh mode, until the activate com-
mand occurs for that transfer, is 2 × (t
RC
+ t
RP
) cycles.
System clock during self-refresh mode.
Note that the
SDCLK
is not dis-
abled by the SDC during self-refresh mode. However, software may
disable the clocks by clearing the
DSDCTL
bit in the
SDCTL
register. Pro-
grams should ensure that all applicable clock timing specifications are met
before the transfer to SDRAM address space (which causes the controller
to exit the self-refresh mode). If a transfer occurs to SDRAM address space
when the
DSDCTL
bit is cleared, an internal bus error is generated, and the
access does not occur externally, leaving the SDRAM in self-refresh mode.
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...