
Functional Description
10-16
ADSP-214xx SHARC Processor Hardware Reference
When the SPORT is configured as a receiver (
SPTRAN
= 0), the receive buf-
fers are activated. The receive buffers act like a three-location FIFO
because they have two data registers plus an input shift register.
Frame Sync
The following sections provide information on frame syncs which applies
to the SPORTs in all operating modes. For mode specific frame sync
information, see
“Operation Modes” on page 10-21
Sampling Edge
Data and frame syncs can be sampled on the rising or falling edges of the
serial port clock signals. The
CKRE
bit of the
SPCTLx
control registers selects
the sampling edge. For sampling receive data and frame syncs, setting
CKRE
to 1 in the
SPCTLx
register selects the rising edge of
SPORTx_CLK
. When
CKRE
is cleared (=0), the processor selects the falling edge of
SPORTx_CLK
for sampling receive data and frame syncs.
Note that transmit data and frame sync signals change their state on the
clock edge that is not selected. For example, the transmit and receive func-
tions of any two serial ports connected together should always select the
same value for
CKRE
so internally-generated signals are driven on one edge
and received signals are sampled on the opposite edge.
Frame Sync and Data Sampling
The information contained in this section is generic to the SPORTs in any
operating mode. Additional information about frame syncs and data sam-
pling that applies to a specific operating mode can be found in
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...