
ADSP-214xx SHARC Processor Hardware Reference
10-29
Serial Ports
Master Serial Clock and Frame Sync Rates
The serial clock rate (
CLKDIV
value) for internal clocks can be set using a
bit field in the
DIVx
register and the frame sync rate for internal frame sync
can be set using the
FSDIV
bit field in the
DIVx
register based on the
MSTR
bit setting.
The transmitter sends the MSB of the next word in the same clock cycle as
the word select (
SPORTx_FS
) signal changes.
To transmit or receive words continuously in left-justified mode, load the
FSDIV
register with
SLEN
–1. For example, for 8-bit data words set
FSDIV
= 7.
Timing Control Bits
Several bits in the
SPCTLx
control register enable and configure left-justi-
fied mode operation:
• Master Mode Clock and Frame Sync (
MSTR
)
• Word Length (
SLEN
, 8–32 bits)
• Channel Order (
L_FIRST
)
• Word Packing (
PACK
)
illustrates only one possible combination of settings attainable
in the left-justified mode. In this example case,
OPMODE
= 1,
LAFS
= 1, and
L_FIRST
= 0. For complete descriptions of these bits, see
Registers (SPCTLx)” on page A-151
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...