
ADSP-214xx SHARC Processor Hardware Reference
10-19
Serial Ports
Note that for I
2
S and left-justified mode, the
MSTR
bit allows programs to
select only the clock and frame sync to be simultaneously configured as
master or slave.
External Frame Sync Sampling
A variety of framing options are available on the SPORTs as shown in
When the SPORT is enabled, an already active externally applied
frame sync is not allowed to start operation. An additional feature
allows programs to configure the SPORTs to wait for a valid state
change from inactive to active for the external frame sync to con-
sider it valid. This is true for the first valid frame after the SPORT
is enabled and applicable to both level and edge sensitive frame
syncs. This feature is enabled by setting the frame sync edge detec-
tion bit (
FSED
, bit 2 in the
SPCTLNx
register).
Signals: Level Versus Edge Sampling
The SPORT slaves allow programs to sample the frame sync and data on
its signal level or edges depending on the operation mode. Note that in a
noise free environment it doesn’t matter which sampling type is selected.
In noisy environments however, the edge based sampling is prefered as it
allows better re-synchronization of the communication link.
Table 10-5. Framing Options
OPMODE
External Frame Sync Sampling
Standard serial
Level sensitive
Left-justified pair
Edge detection
I
2
S
Edge detection
Packed
Edge detection
Multichannel
Level/edge sensitive
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...