![background image](http://html1.mh-extra.com/html/omron/cp1l-el20dr-d/cp1l-el20dr-d_operation-manual_743755362.webp)
328
Inverter Positioning
Section 7-3
PULSE OUTPUT:
PLS2(887)
PLS2(887) outputs a specified number of pulses to the specified port. Pulse
output starts at a specified startup frequency, accelerates to the target fre-
quency at a specified acceleration rate, decelerates at the specified decelera-
tion rate, and stops at approximately the same frequency as the startup
frequency. Only independent mode positioning is supported.
PLS2(887) can also be executed during pulse output to change the number of
output pulses, target frequency, acceleration rate, or deceleration rate.
PLS2(887) can thus be used for sloped speed changes with different acceler-
ation and deceleration rates, target position changes, target and speed
changes, or direction changes.
M
Output mode
Bits 0 to 3
Mode
1 hex: Independent
Bits 4 to 7
Direction
0 hex: CW
1 hex: CCW
Bits 8 to 11
Not used: Always set to 0 hex.
Bits 9 to 15
Not used: Always set to 0 hex.
S
First word of
settings table
S
Acceleration/Deceleration Rate
1 to 65,535 Hz (0001 to FFFF hex)
S+1 (lower 4
digits)
Target Frequency in Hz
Pulse output 0 to 3: 0000 0000 to 0001 86A0
hex (0 to 100 kHz)
S+2 (upper 4
digits)
Operand
Description
Operand
Description
P
Port specifier
0020 hex: Inverter positioning 0
0021 hex: Inverter positioning 1
M
Output mode
Bits 0 to 3
Mode
0 hex: Relative pulses
1 hex: Absolute pulses
Bits 4 to 7
Direction
0 hex: CW
1 hex: CCW
Bits 8 to 11
Not used: Always set to 0 hex.
Bits 9 to 15
Not used: Always set to 0 hex.
S
First word of
settings table
S1
Acceleration rate
0001 to FFFF hex (1 to
65,535 Hz)
Specify the increase or
decrease in the fre-
quency in Hz per pulse
control period (4 ms).
S1+1
Deceleration rate
0001 to FFFF hex (1 to
65,535 Hz)
S1+2 (lower 4
digits)
Target Frequency in Hz
Pulse output 0 or 1: 0000 0000 to 0001 86A0
hex (0 to 100 kHz)
S1+3 (upper 4
digits)
S1+4 (lower 4
digits)
Number of Pulses
• Relative pulses: 0000 0000 to 7FFF FFFF hex
(0 to 2,147,489,647)
• Absolute pulses: 8000 0000 to 7FFF FFFF
hex (
−
2,147,489,648 to 2,147,489,647)
S1+5 (upper 4
digits)
PLS2(887)
P
M
S
F
M: Output mode
P: Port specifier
S: First word of settings table
F: First word of starting frequency
Содержание CP1L-EL20DR-D
Страница 3: ...CP1L EL20D CP1L EM30D CP1L EM40D CP1L EL EM CPU Unit Operation Manual Produced July 2017...
Страница 4: ...iv...
Страница 10: ...x...
Страница 22: ...xxii...
Страница 34: ...xxxiv Software Licenses and Copyrights 7...
Страница 178: ...144 Connecting the CX Programmer Section 5 1 Click the Connect button to connect and then connection online is completed...
Страница 192: ...158 Trial Operation and Debugging Section 5 3...
Страница 250: ...216 Automatic Clock Adjustment and Specifying Servers by Host Name Section 6 7...
Страница 666: ...632 Trouble Shooting Section 11 7...
Страница 696: ...662 Standard Models Appendix A...
Страница 805: ...771 Connections to Serial Communications Option Boards Appendix F Connecting to Unit...
Страница 806: ...772 Connections to Serial Communications Option Boards Appendix F...
Страница 836: ...802 PLC Setup Appendix G...
Страница 838: ...804 TCP Status Transitions Appendix H...
Страница 840: ...806 Ethernet Network Parameters Appendix I...
Страница 842: ...808 Buffer Configuration CP1L EL EM Appendix J...
Страница 844: ...810 Ethernet Specifications Appendix K...
Страница 851: ...Index 817 work words 118 write protection 447...
Страница 852: ...818 Index...
Страница 854: ...820 Revision History...
Страница 855: ......