3.4.6.4 Event-Trigger Clear Register (ETCLR)
Figure 3-104. Event-Trigger Clear Register (ETCLR)
15
8
Reserved
R-0
7
4
3
2
1
0
Reserved
SOCB
SOCA
Reserved
INT
R-0
R/W-0
R/W-0
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 3-53. Event-Trigger Clear Register (ETCLR) Field Descriptions
Bits
Name
Value
Description
15-4
Reserved
Reserved
3
SOCB
ePWM ADC Start-of-Conversion B (EPWMxSOCB) Flag Clear Bit
0
Writing a 0 has no effect. Always reads back a 0
1
Clears the ETFLG[SOCB] flag bit
2
SOCA
ePWM ADC Start-of-Conversion A (EPWMxSOCA) Flag Clear Bit
0
Writing a 0 has no effect. Always reads back a 0
1
Clears the ETFLG[SOCA] flag bit
1
Reserved
Reserved
0
INT
ePWM Interrupt (EPWMx_INT) Flag Clear Bit
0
Writing a 0 has no effect. Always reads back a 0
1
Clears the ETFLG[INT] flag bit and enable further interrupts pulses to be generated
Enhanced Pulse Width Modulator (ePWM) Module
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
363
Copyright © 2022 Texas Instruments Incorporated
Summary of Contents for TMS320 2806 Series
Page 2: ......