Table 15-91. PCR Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
7
SCLKME
R/W
0h
Sample rate generator input clock mode bit. The sample rate
generator can produce a clock signal, CLKG. The frequency of
CLKG is:
CLKG freq. = (Input clock frequency) / ( 1)
SCLKME is used in conjunction with the CLKSM bit to select the
input clock.
SCLKME CLKSM Input Clock For
Sample Rate Generator
0 0 Reserved
0 1 LSPCLK
The input clock for the sample rate generator is taken from the
MCLKR pin or from the MCLKX pin, depending on the value of the
CLKSM bit of SRGR2:
SCLKME CLKSM Input Clock For
Sample Rate Generator
1 0 Signal on MCLKR pin
1 1 Signal on MCLKX pin
Reset type: SYSRSn
6-4
RESERVED
R
0h
Reserved
3
FSXP
R/W
0h
Transmit frame-synchronization polarity bit. FSXP determines the
polarity of FSX as seen on the FSX pin.
Reset type: SYSRSn
0h (R/W) = Transmit frame-synchronization pulses are active high.
1h (R/W) = Transmit frame-synchronization pulses are active low.
2
FSRP
R
0h
Receive frame-synchronization polarity bit. FSRP determines the
polarity of FSR as seen on the FSR pin.
Reset type: SYSRSn
0h (R/W) = Receive frame-synchronization pulses are active high.
1h (R/W) = Receive frame-synchronization pulses are active low.
1
CLKXP
R
0h
Transmit clock polarity bit. CLKXP determines the polarity of CLKX
as seen on the MCLKX pin.
Reset type: SYSRSn
0h (R/W) = Transmit data is sampled on the rising edge of CLKX.
1h (R/W) = Transmit data is sampled on the falling edge of CLKX.
0
CLKRP
R/W
0h
Receive clock polarity bit. CLKRP determines the polarity of CLKR
as seen on the MCLKR pin.
Reset type: SYSRSn
0h (R/W) = Receive data is sampled on the falling edge of MCLKR.
1h (R/W) = Receive data is sampled on the rising edge of MCLKR.
Multichannel Buffered Serial Port (McBSP)
988
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Summary of Contents for TMS320 2806 Series
Page 2: ......