Table 1-16. Peripheral Clock Control 1 Register (PCLKCR1) Field Descriptions (continued)
Bits
Field
Value
2
EPWM3ENCLK
0
The ePWM3 module is not clocked. (default)
1
The ePWM3 module is clocked by the system clock (SYSCLKOUT).
1
EPWM2ENCLK
0
The ePWM2 module is not clocked. (default)
1
The ePWM2 module is clocked by the system clock (SYSCLKOUT).
0
EPWM1ENCLK
0
The ePWM1 module is not clocked. (default)
1
The ePWM1 module is clocked by the system clock (SYSCLKOUT).
(1)
This register is EALLOW protected. See
for more information.
(2)
If a peripheral block is not used, the clock to that peripheral can be turned off to minimize power consumption.
(3)
To start the ePWM Time-base clock (TBCLK) within the ePWM modules, the TBCLKSYNC bit in PCLKCR0 must also be set.
System Control and Interrupts
66
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Summary of Contents for TMS320 2806 Series
Page 2: ......