Figure 1-7. Flash Standby Wait Register (FSTDBYWAIT)
15
9
8
0
Reserved
STDBYWAIT
R-0
R/W-0x1FF
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-5. Flash Standby Wait Register (FSTDBYWAIT) Field Descriptions
Bit
Field
Value
Description
15-9
Reserved
Any writes to these bits must always have a value of 0.
8-0
STDBYWAIT
This register should be left in its default state.
Bank and Pump Sleep To Standby Wait Count.
111111111
511 SYSCLKOUT cycles (default)
(1)
This register is EALLOW protected. See
for more information.
(2)
This register is protected by the Code Security Module (CSM). See
for more information.
Figure 1-8. Flash Standby to Active Wait Counter Register (FACTIVEWAIT)
7
9
8
0
Reserved
ACTIVEWAIT
R-0
R/W-0x1FF
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-6. Flash Standby to Active Wait Counter Register (FACTIVEWAIT) Field Descriptions
Bits
Field
Value
15-9 Reserved
Any writes to these bits must always have a value of 0.
8-0
ACTIVEWAIT
This register should be left in its default state.
Bank and Pump Standby To Active Wait Count:
111111111
511 SYSCLKOUT cycles (default)
(1)
This register is EALLOW protected. See
for more information.
(2)
This register is protected by the Code Security Module (CSM). See
for more information.
System Control and Interrupts
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
49
Copyright © 2022 Texas Instruments Incorporated
Summary of Contents for TMS320 2806 Series
Page 2: ......