17.5.3 USB Transmit Interrupt Status Register (USBTXIS), offset 0x002
Note
Use caution when reading this register. Performing a read may change bit status.
The USB transmit interrupt status 16-bit read-only register (USBTXIS) indicates which interrupts are currently
active for control endpoint 0 and the transmit endpoints 1–3. The meaning of the EPn bits in this register
is based on the mode of the device. The EP1 through EP3 bits always indicate that the USB controller is
sending data; however, in Host mode, the bits refer to OUT endpoints; while in Device mode, the bits refer to IN
endpoints.
Note:
The EP0 bit is special in Host and Device modes and indicates that either a control IN or control OUT
endpoint has generated an interrupt. Both the control IN and control OUT endpoints are captured in the EP0 bit
of the USBTXIS register.
Mode(s):
Host
Device
USBTXIS is shown in
and described in
Figure 17-6. USB Transmit Interrupt Status Register (USBTXIS)
15
4
3
2
1
0
Reserved
EP3
EP2
EP1
EP0
R-0
R-0
R-0
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset sho
Table 17-7. USB Transmit Interrupt Status Register (USBTXIS) Field Descriptions
Bit
Field
Value
Description
15-4
Reserved
Reserved
3
EP3
TX Endpoint 3 Interrupt
0
No interrupt
1
The Endpoint 3 transmit interrupt is asserted.
2
EP2
TX Endpoint 2 Interrupt
0
No interrupt
1
The Endpoint 2 transmit interrupt is asserted.
1
EP1
TX Endpoint 1 Interrupt
0
No interrupt
1
The Endpoint 1 transmit interrupt is asserted.
0
EP0
TX and RX Endpoint 0 Interrupt
0
No interrupt
1
The Endpoint 0 transmit or receive interrupt is asserted.
Universal Serial Bus (USB) Controller
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
1075
Copyright © 2022 Texas Instruments Incorporated
Summary of Contents for TMS320 2806 Series
Page 2: ......