11.9.4 Priority Control Register 1 (PRIORITYCTRL1) — EALLOW Protected
The priority control register 1 (PRIORITYCTRL1) is shown in
.
Figure 11-10. Priority Control Register 1 (PRIORITYCTRL1)
15
1
0
Reserved
CH1
PRIORITY
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 11-6. Priority Control Register 1 (PRIORITYCTRL1) Field Descriptions
Bit
Field
Value
Description
15-1
Reserved
Reserved
0
CH1PRIORITY
DMA Ch1 Priority: This bit selects whether channel 1 has higher priority or not:
0
Same priority as all other channels
1
Highest priority channel
Channel priority can only be changed when all channels are disabled. A priority reset should
be performed before restarting channels after changing priority.
Direct Memory Access (DMA) Module
744
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Summary of Contents for TMS320 2806 Series
Page 2: ......