15.11.19 PCR Register (Offset = 12h) [reset = 0h]
and described in
.
Return to the
.
PCR contains control bits for the McBSP pins such as frame synchronization modes, clock modes, input clock
source selection for the sample rate generator, frame-synchronization pulse active polarity, and transmit/receive
active edge selection.
Figure 15-83. PCR Register
15
14
13
12
11
10
9
8
RESERVED
FSXM
FSRM
CLKXM
CLKRM
R-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
7
6
5
4
3
2
1
0
SCLKME
RESERVED
FSXP
FSRP
CLKXP
CLKRP
R/W-0h
R-0h
R/W-0h
R-0h
R-0h
R/W-0h
Table 15-91. PCR Register Field Descriptions
Bit
Field
Type
Reset
Description
15-12
RESERVED
R
0h
Reserved
11
FSXM
R/W
0h
Transmit frame-synchronization mode bit.
FSXM determines whether transmit frame-synchronization pulses
are supplied externally or internally. The polarity of the signal on the
FSX pin is determined by the FSXP bit.
Reset type: SYSRSn
0h (R/W) = Transmit frame synchronization is supplied by an external
source via the FSX pin.
1h (R/W) = Transmit frame synchronization is generated internally
by the Sample Rate generator, as determined by the FSGM bit of
SRGR2
10
FSRM
R/W
0h
Receive frame-synchronization mode bit.
FSRM determines whether receive frame-synchronization pulses are
supplied externally or internally. The polarity of the signal on the FSR
pin is determined by the FSRP bit.
Reset type: SYSRSn
0h (R/W) = Receive frame synchronization is supplied by an external
source via the FSR pin.
1h (R/W) = Receive frame synchronization is supplied by the sample
rate generator. FSR is an output pin reflecting internal FSR, except
when GSYNC = 1 in SRGR2
Multichannel Buffered Serial Port (McBSP)
986
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Summary of Contents for TMS320 2806 Series
Page 2: ......