8.13.3.2 ADC Interrupt Flag Clear Register (ADCINTFLGCLR)
Figure 8-17. ADC Interrupt Flag Clear Register (ADCINTFLGCLR)
15
9
8
Reserved
ADCINT9
R-0
R/W-0
7
6
5
4
3
2
1
0
ADCINT8
ADCINT7
ADCINT6
ADCINT5
ADCINT4
ADCINT3
ADCINT2
ADCINT1
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 8-8. ADC Interrupt Flag Clear Register (ADCINTFLGCLR) Field Descriptions
Bit
Field
Value
Description
15-9
Reserved
0
Reads return a zero; Writes have no effect.
8-0
ADCINTx
(x = 9 to 1)
ADC interrupt Flag Clear Bit
0
No action.
1
Clears respective flag bit in the ADCINTFLG register.
Boundary condition for clearing or setting flag bits:
If hardware tries to set a flag bit while
software tries to clear the flag bit in the same cycle, the following will take place:
1.
SW has priority, and will clear the flag
2.
HW set will be discarded, no signal will propagate to the PIE form the latch
3.
Overflow flag or condition will be generated
Analog-to-Digital Converter (ADC)
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
539
Copyright © 2022 Texas Instruments Incorporated
Summary of Contents for TMS320 2806 Series
Page 2: ......