B1
B2
B4
B3
B0
B5
B6
B7
B0
B1
B2
B3
B4
B5
B6
B7
FSX/SPISTE
CLKX/SPICLK
DX or DR/SIMO
(from master)
DX or DR/SOMI
(from slave)
A.
If the McBSP is the SPI master (CLKXM = 1), SIMO = DX. If the McBSP is the SPI slave (CLKXM = 0), SIMO = DR.
B.
If the McBSP is the SPI master (CLKXM = 1), SOMI = DR. If the McBSP is the SPI slave (CLKXM = 0), SOMI = DX.
Figure 15-39. SPI Transfer With CLKSTP = 10b (No Clock Delay), CLKXP = 1, and CLKRP = 0
B1
B2
B4
B3
B0
B5
B6
B7
B0
B1
B2
B3
B4
B5
B6
B7
FSX/SPISTE
CLKX/SPICLK
DX or DR/SIMO
(from master)
DX or DR/SOMI
(from slave)
A.
If the McBSP is the SPI master (CLKXM = 1), SIMO=DX. If the McBSP is the SPI slave (CLKXM = 0), SIMO = DR.
B.
If the McBSP is the SPI master (CLKXM = 1), SOMI=DR. If the McBSP is the SPI slave (CLKXM = 0), SOMI = DX.
Figure 15-40. SPI Transfer With CLKSTP = 11b (Clock Delay), CLKXP = 1, CLKRP = 1
Multichannel Buffered Serial Port (McBSP)
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
915
Copyright © 2022 Texas Instruments Incorporated
Summary of Contents for TMS320 2806 Series
Page 2: ......