Figure 1-4. Flash Options Register (FOPT)
15
1
0
Reserved
ENPIPE
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-2. Flash Options Register (FOPT) Field Descriptions
Bit
Field
Value
Description
15-1
Reserved
Any writes to these bits must always have a value of 0.
0
ENPIPE
Enable Flash Pipeline Mode Bit. Flash pipeline mode is active when this bit is set. The pipeline
mode improves performance of instruction fetches by pre-fetching instructions. See
for more information.
When pipeline mode is enabled, the Flash wait states (paged and random) must be greater than
zero.
On Flash devices, ENPIPE affects fetches from Flash and OTP.
0
Flash Pipeline mode is not active. (default)
1
Flash Pipeline mode is active.
(1)
This register is EALLOW protected. See
for more information.
(2)
This register is protected by the Code Security Module (CSM). See
for more information.
(3)
When writing to this register, follow the procedure described in
.
Figure 1-5. Flash Power Register (FPWR)
15
2
1
0
Reserved
PWR
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-3. Flash Power Register (FPWR) Field Descriptions
Bit
Field
Value
Description
15-2
Reserved
Any writes to these bits must always have a value of 0.
1-0
PWR
Flash Power Mode Bits. Writing to these bits changes the current power mode of the Flash bank
and pump. See
for more information on changing the Flash bank power mode.
00
Pump and bank sleep (lowest power)
01
Pump and bank standby
10
Reserved (no effect)
11
Pump and bank active (highest power)
(1)
This register is EALLOW protected. See
for more information.
(2)
This register is protected by the Code Security Module (CSM). See
for more information.
System Control and Interrupts
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
47
Copyright © 2022 Texas Instruments Incorporated
Summary of Contents for TMS320 2806 Series
Page 2: ......