3.4.8.3 Digital Compare B Control (DCBCTL) Register
Figure 3-109. Digital Compare B Control (DCBCTL) Register
15
10
9
8
Reserved
EVT2FRC
SYNCSEL
EVT2SRCSEL
R-0
R/W-0
R/W-0
7
4
3
2
1
0
Reserved
EVT1SYNCE
EVT1SOCE
EVT1FRC
SYNCSEL
EVT1SRCSEL
R-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 3-58. Digital Compare B Control (DCBCTL) Register Field Descriptions
Bit
Field
Value
Description
15-10
Reserved
Reserved
9
EVT2FRC
SYNCSEL
DCBEVT2 Force Synchronization Signal Select
0
Source Is Synchronous Signal
1
Source Is Asynchronous Signal
8
EVT2SRCSEL
DCBEVT2 Source Signal Select
0
Source Is DCBEVT2 Signal
1
Source Is DCEVTFILT Signal
7-4
Reserved
Reserved
3
EVT1SYNCE
DCBEVT1 SYNC, Enable/Disable
0
SYNC Generation Disabled
1
SYNC Generation Enabled
2
EVT1SOCE
DCBEVT1 SOC, Enable/Disable
0
SOC Generation Disabled
1
SOC Generation Enabled
1
EVT1FRC
SYNCSEL
DCBEVT1 Force Synchronization Signal Select
0
Source Is Synchronous Signal
1
Source Is Asynchronous Signal
0
EVT1SRCSEL
DCBEVT1 Source Signal Select
0
Source Is DCBEVT1 Signal
1
Source Is DCEVTFILT Signal
Enhanced Pulse Width Modulator (ePWM) Module
370
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Summary of Contents for TMS320 2806 Series
Page 2: ......