1.3.2.7.1 NMI Interrupt Registers
The NMI Interrupt support registers are listed in
Table 1-32. NMI Interrupt Registers
Name
Address
Range
Size (x16)
EALLOW
Description
Section
NMICFG
0x7060
1
yes
NMI Configuration Register
NMIFLG
0x7061
1
yes
NMI Flag Register
NMIFLGCLR
0x7062
1
yes
NMI Flag Clear Register
NMIFLGFRC
0x7063
1
yes
NMI Flag Force Register
NMIWDCNT
0x7064
1
-
NMI Watchdog Counter Register
NMIWDPRD
0x7065
1
yes
NMI Watchdog Period Register
1.3.2.7.1.1 NMI Configuration (NMICFG) Register
Figure 1-36. NMI Configuration (NMICFG) Register
15
2
1
0
Reserved
CLOCKFAIL Reserved
R-0
R/W-0
R-0
LEGEND: R = Read only; W = Write only; -
n
= value after reset
Table 1-33. NMI Configuration (NMICFG) Register Bit Definitions (EALLOW)
Bits Name
Type Description
15-2 Reserved
Any writes to these bits must always have a value of 0.
1
CLOCKFAIL
CLOCKFAIL-interrupt Enable Bit: This bit, when set to 1 enables the CLOCKFAIL condition to generate
an NMI interrupt. Once enabled, the flag cannot be cleared by the user. Only a device reset clears the
flag. Writes of 0 are ignored. Reading the bit will indicate if the flag is enabled or disabled:
0
CLOCKFAIL Interrupt Disabled
1
CLOCKFAIL Interrupt Enabled
0
Reserved
Any writes to these bits must always have a value of 0.
System Control and Interrupts
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
89
Copyright © 2022 Texas Instruments Incorporated
Summary of Contents for TMS320 2806 Series
Page 2: ......