Figure 1-88. GPIO XINTn Interrupt Select (GPIOXINTnSEL) Registers
15
5
4
0
Reserved
GPIOXINTnSEL
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-96. GPIO XINTn Interrupt Select (GPIOXINTnSEL) Register Field Descriptions
Bits
Field
Value
Description
15-5
Reserved
Any writes to these bits must always have a value of 0.
4-0
GPIOXINTnSEL
Select the port A GPIO signal (GPIO0 - GPIO31) that will be used as the XINT1, XINT2,
or XINT3 interrupt source. In addition, you can configure the interrupt in the XINT1CR,
XINT2CR, or XINT3CR registers described in
To use XINT2 as ADC start of conversion, enable it in the desired ADCSOCxCTL register. The
ADCSOC signal is always rising edge sensitive.
00000
Select the GPIO0 pin as the XINTn interrupt source (default)
00001
Select the GPIO1 pin as the XINTn interrupt source
. . .
. . .
11110
Select the GPIO30 pin as the XINTn interrupt source
11111
Select the GPIO31 pin as the XINTn interrupt source
Table 1-97. XINT1/XINT2/XINT3 Interrupt Select and Configuration Registers
n
Interrupt
Interrupt Select Register
Configuration Register
1
XINT1
GPIOXINT1SEL
XINT1CR
2
XINT2
GPIOXINT2SEL
XINT2CR
3
XINT3
GPIOXINT3SEL
XINT3CR
System Control and Interrupts
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
155
Copyright © 2022 Texas Instruments Incorporated
Summary of Contents for TMS320 2806 Series
Page 2: ......