1.3.2.7.1.4 NMI Flag Force (NMIFLGFRC) Register
Figure 1-39. NMI Flag Force (NMIFLGFRC) Register
15
2
1
0
Reserved
CLOCKFAIL Reserved
R-0
W-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-36. NMI Flag Force (NMIFLGFRC) Register Bit Definitions (EALLOW Protected)
Bits
Name
Value Description
15-2
Reserved
Any writes to these bits must always have a value of 0.
1
CLOCKFAIL
CLOCKFAIL flag force. This can be used as a means to test the NMI mechanisms.
0
Writes of 0 are ignored. Always reads back 0.
1
Writing a 1 sets the CLOCKFAIL flag.
0
Reserved
Any writes to these bits must always have a value of 0.
1.3.2.7.1.5 NMI Watchdog Counter (NMIWDCNT) Register
Figure 1-40. NMI Watchdog Counter (NMIWDCNT) Register
15
0
NMIWDCNT
R-0
LEGEND: R = Read only; W = Write only; -
n
= value after reset
Table 1-37. NMI Watchdog Counter (NMIWDCNT) Register Bit Definitions
Bits
Name
Type
Description
15-0
NMIWDCNT
NMI Watchdog Counter: This 16-bit incremental counter will start incrementing whenever any one of
the enabled FAIL flags are set. If the counter reaches the period value, an NMIRS signal is fired,
which then resets the system. The counter resets to zero when it reaches the period value and then
restarts counting if any of the enabled FAIL flags are set.
0
If no enabled FAIL flag is set, then the counter resets to zero and remains at zero until an enabled
FAIL flag is set.
1
Normally, the software would respond to the NMI interrupt generated and clear the offending FLAGs
before the NMI watchdog triggers a reset. In some situations, the software may decide to allow the
watchdog to reset the device anyway.
The counter is clocked at the SYSCLKOUT rate. Reset value of this counter is zero.
System Control and Interrupts
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
91
Copyright © 2022 Texas Instruments Incorporated
Summary of Contents for TMS320 2806 Series
Page 2: ......