Table 15-51. Effects of CLKSTP, CLKXP, and CLKRP on the Clock Scheme
Bit Settings
Clock Scheme
CLKSTP = 00b or 01b
Clock stop mode disabled. Clock enabled for non-SPI mode.
CLKXP = 0 or 1
CLKRP = 0 or 1
CLKSTP = 10b
Low inactive state without delay: The McBSP transmits data on the rising edge of CLKX and receives
data on the falling edge of MCLKR.
CLKXP = 0
CLKRP = 0
CLKSTP = 11b
Low inactive state with delay: The McBSP transmits data one-half cycle ahead of the rising edge of
CLKX and receives data on the rising edge of MCLKR.
CLKXP = 0
CLKRP = 1
CLKSTP = 10b
High inactive state without delay: The McBSP transmits data on the falling edge of CLKX and
receives data on the rising edge of MCLKR.
CLKXP = 1
CLKRP = 0
CLKSTP = 11b
High inactive state with delay: The McBSP transmits data one-half cycle ahead of the falling edge of
CLKX and receives data on the falling edge of MCLKR.
CLKXP = 1
CLKRP = 1
15.8.6 Enable/Disable Transmit Multichannel Selection
Table 15-52. Register Bits Used to Enable/Disable Transmit Multichannel Selection
Register
Bit
Name
Function
Type
Reset
Value
MCR2
1-0
XMCM
Transmit multichannel selection
R/W
00
XMCM = 00b
No transmit multichannel selection mode is on. All channels
are enabled and unmasked. No channels can be disabled or
masked.
XMCM = 01b
All channels are disabled unless they are selected in the
appropriate transmit channel enable registers (XCERs). If
enabled, a channel in this mode is also unmasked.
The XMCME bit determines whether 32 channels or 128
channels are selectable in XCERs.
XMCM = 10b
All channels are enabled, but they are masked unless they
are selected in the appropriate transmit channel enable
registers (XCERs).
The XMCME bit determines whether 32 channels or 128
channels are selectable in XCERs.
XMCM = 11b
This mode is used for symmetric transmission and
reception.
All channels are disabled for transmission unless they are
enabled for reception in the appropriate receive channel
enable registers (RCERs). Once enabled, they are masked
unless they are also selected in the appropriate transmit
channel enable registers (XCERs).
The XMCME bit determines whether 32 channels or 128
channels are selectable in RCERs and XCERs.
Multichannel Buffered Serial Port (McBSP)
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
941
Copyright © 2022 Texas Instruments Incorporated
Summary of Contents for TMS320 2806 Series
Page 2: ......