GPBDAT
(latch)
GPBCLEAR
GPBTOGGLE
GPBSEL1
Qual
GPBMUX1
SYSCLKOUT
High
Impedance
Output
Control
GPIO32,
GPIO33
Pins
PU
XRS
0 = Input , 1 = Output
Sync
GPBDIR
(latch)
01
11
01
GPBCTRL
2
2
10
Perpheral 1 input
N/C
(default on reset)
GPIO32/33_OUT
(default on reset)
GPBPUD
0 = enable PU
1 = disable PU
(disabled after reset)
async
(async disable
when low)
0x
1x
11
10
Peripheral 2 input
Peripheral 3 input
GPBSET
(default on reset)
3 samples
6 samples
00
00
XRS
Default at Reset
GPBDAT (read)
01
Perpheral 1 output
11
10
Peripheral 2 output
Peripheral 3 output
00
01
11
10
Peripheral 2 output enable
Peripheral 3 output enable
00
SDAA/SCLA (I2C output enable)
SDAA/SCLA (I2C data out)
GPIO32/33-DIR
A.
The input qualification circuit is not reset when modes are changed (such as changing from output to input mode). Any state will get
flushed by the circuit eventually.
Figure 1-59. GPIO32, GPIO33 Multiplexing Diagram
System Control and Interrupts
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
109
Copyright © 2022 Texas Instruments Incorporated
Summary of Contents for TMS320 2806 Series
Page 2: ......