OSCCLK
VCOCLK
Counter
(13 bits)
OSCCLK
Counter
(7 bits)
Clock
Switch
Logic
MCLKSTS
PLLSTS
Reg
clear
res
clk
clk
ovf
ovf
res
clear
XRS
MCLKCLR
Sync
SYSCLKOUT
MCLKRS
VCOCLK
(OSCCLK * PLLCR ratio)
PLLCLK
PLL
PLL
PLLCR Reg
clear
clear
clear
Internal
&
External
Oscillators
X2 (Vcore)
X1 (Vcore)
/1,
/2,
/4
PLLDIS (turn off when 0, used in device test mode)
PLL Lock
Counter
(16 bits)
clear
clk
ovf
res
off
PLLLOCKS
(turn off when 1)
C28
Core
PLLDIS
(used in device test mode)
CLKIN
DIVSEL
(/4 on reset)
MCLKOFF
(turn off when 1)
Low Power
Modes Block
W
A
K
E
O
S
C
H
A
L
T
S
T
A
N
D
B
Y
WAKEINT
LPMINT
WD
Block
WDINT
WDRST
WDHALT
OSCCLK
0
1
PIE
VREG
VREGHALT
NMI
WD
NMIRS
NMI
CLOCKFAIL
WAKEOSC
CLKCTL Reg
XRS
CLOCKFAIL
PLLSTS[OSCOFF]
0
1
PLLSTS[PLLOFF]
GPIO
Mux
/1, /2,
/4, off
XCLK Reg
PLLLOCKPRD Reg
CPU Timer2
CPUTMR2CLK
SYSCLKOUT
ePWM1.../ePWMx
TZ5
GPIO
Mux
XCLKIN
WDHALTI
(ignore HALT)
NORMRDY
NORMRDYE
XCLKOUT
Clock to WD
Figure 1-34. Clocking and Reset Logic
System Control and Interrupts
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
85
Copyright © 2022 Texas Instruments Incorporated
Summary of Contents for TMS320 2806 Series
Page 2: ......