5.5.3 HRCAP Interrupt Clear Register (HCICLR)
The HRCAP interrupt clear register (HCICLR) is shown and described in the figure and table below.
Figure 5-15. HRCAP Interrupt Clear Register (HCICLR)
15
8
Reserved
R-0
7
5
4
3
2
1
0
Reserved
RISEOVF
COUNTEROVF
FALL
RISE
INT
R-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-4. HRCAP Interrupt Clear Register (HCICLR) Field Descriptions
Bit
Field
Value
15-5
Reserved
Reserved
4
RISEOVF
Rising edge interrupt overflow clear bit
0
Writes of "0" are ignored. This bit always reads "0".
1
Writes of "1" to this bit will clear the corresponding RISEOVF flag bit in the HCIFR register to
"0". The hardware setting of HCIFR[RISEOVF] flag bit has priority over the software clear if both
happen on the same cycle.
3
COUNTEROVF
Counter overflow interrupt clear bit
0
Writes of "0" are ignored. This bit always reads "0".
1
Writes of "1" to this bit will clear the corresponding COUNTEROVF flag bit in the HCIFR register to
"0". The hardware setting of HCIFR[COUNTEROVF] flag bit has priority over the software clear if
both happen on the same cycle.
2
FALL
Falling edge capture interrupt clear bit:
0
Writes of "0" are ignored. This bit always reads "0".
1
Writes of "1" to this bit will clear the corresponding FALL flag bit in the HCIFR register to "0". The
hardware setting of HCIFR[FALL] flag bit has priority over the software clear if both happen on the
same cycle.
1
RISE
Rising edge capture interrupt clear bit
0
Writes of "0" are ignored. This bit always reads "0".
1
Writes of "1" to this bit will clear the corresponding RISE flag bit in the HCIFR register to "0". The
hardware setting of HCIFR[RISE] flag bit has priority over the software clear if both happen on the
same cycle.
0
INT
Global interrupt clear bit
0
Writes of "0" are ignored. This bit always reads "0".
1
Writes of "1" to this bit will clear the corresponding INT flag bit in the HCIFR register to "0". The
hardware setting of HCIFR[INT] flag bit has priority over the software clear if both happen on the
same cycle.
(1)
This register is EALLOW protected.
High-Resolution Capture (HRCAP) Module
424
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Summary of Contents for TMS320 2806 Series
Page 2: ......