Rev. 5.00, 09/03, page 146 of 760
Table 6.8
Interrupt Response Time
Number of States
Item
NMI
IRQ
PINT
Peripheral
Modules
Notes
0.5
×
Icyc
+ 1.5
×
Pcyc
*
5
Time for priority
decision and SR
mask bit comparison
0.5
×
Icyc
+ 0.5
×
Bcyc
+ 0.5
×
Pcyc
0.5
×
Icyc
+ 1
×
Bcyc
+ 4.5
×
Pcyc
*
4
0.5
×
Icyc
+ 3.5
×
Pcyc
0.5
×
Icyc
+ 3
×
Pcyc
*
6
Wait time until end
of sequence being
executed by CPU
X (
≥
0)
×
Icyc X (
≥
0)
×
Icyc X (
≥
0)
×
Icyc X (
≥
0)
×
Icyc Interrupt exception
handling is kept
waiting until the
executing instruc-
tion ends. If the
number of instruc-
tion execution
states is S
*
1
, the
maximum wait
time is: X = S – 1.
However, if BL is
set to 1 by instru-
ction execution or
by an exception,
interrupt exception
handling is
deferred until
completion of an
instruction that
clears BL to 0. If
the following
instruction masks
interrupt exception
handling, the
handling may be
further deferred.
Time from interrupt
exception handling
(save of SR and PC)
until fetch of first
instruction of
exception handler is
started
5
×
Icyc
5
×
Icyc
5
×
Icyc
5
×
Icyc
Summary of Contents for SH7709S
Page 2: ......
Page 44: ...Rev 5 00 09 03 page xliv of xliv ...
Page 62: ...Rev 5 00 09 03 page 18 of 760 ...
Page 128: ...Rev 5 00 09 03 page 84 of 760 ...
Page 146: ...Rev 5 00 09 03 page 102 of 760 ...
Page 224: ...Rev 5 00 09 03 page 180 of 760 ...
Page 246: ...Rev 5 00 09 03 page 202 of 760 ...
Page 266: ...Rev 5 00 09 03 page 222 of 760 ...
Page 370: ...Rev 5 00 09 03 page 326 of 760 ...
Page 432: ...Rev 5 00 09 03 page 388 of 760 ...
Page 532: ...Rev 5 00 09 03 page 488 of 760 ...
Page 598: ...Rev 5 00 09 03 page 554 of 760 ...
Page 630: ...Rev 5 00 09 03 page 586 of 760 ...
Page 656: ...Rev 5 00 09 03 page 612 of 760 ...
Page 684: ...Rev 5 00 09 03 page 640 of 760 ...
Page 700: ...Rev 5 00 09 03 page 656 of 760 ...
Page 758: ...Rev 5 00 09 03 page 714 of 760 ...
Page 807: ...SH7709S Group Hardware Manual REJ09B0081 0500O ADE 602 250C ...