Rev. 5.00, 09/03, page 280 of 760
Setting
External Address Pins
Bus
Width
Memory
Type
AMX
3
AMX
2
AMX
1
AMX
0
Output
Timing
A1 to
A8
A9
A10
A11
A12
A13
A14
A15
A16
2M
×
16bits
×
4banks
*
2
0
1
0
1
Column
address
A1 to
A8
A9
A10
L/H
*
3
A12
A22
*
4
A23
*
4
A24
Row
address
A10 to
A17
A18
A19
A20
A21
A22
*
4
A23
*
4
A24
1M
×
16bits
×
4banks
*
2
0
1
0
0
Column
address
A1 to
A8
A9
A10
L/H
*
3
A12
A21
*
4
A22
*
4
A15
Row
address
A 9 to
A16
A17
A18
A19
A20
A21
*
4
A22
*
4
A23
2M
×
8bits
×
4banks
*
2
0
1
0
1
Column
address
A1 to
A8
A9
A10
L/H
*
3
A12
A22
*
4
A23
*
4
A24
Row
address
A10 to
A17
A18
A19
A20
A21
A22
*
4
A23
*
4
A24
Notes: 1. Only RAL3L or CASL is output.
2. When addresses are upper 32 Mbytes,
RAS3U
or
CASU
is output.
When addresses are lower 32 Mbytes,
RAS3L
or
CASL
is output.
3. L/H is a bit used in the command specification; it is fixed at L or H according to the
access mode.
4. Bank address specification
Summary of Contents for SH7709S
Page 2: ......
Page 44: ...Rev 5 00 09 03 page xliv of xliv ...
Page 62: ...Rev 5 00 09 03 page 18 of 760 ...
Page 128: ...Rev 5 00 09 03 page 84 of 760 ...
Page 146: ...Rev 5 00 09 03 page 102 of 760 ...
Page 224: ...Rev 5 00 09 03 page 180 of 760 ...
Page 246: ...Rev 5 00 09 03 page 202 of 760 ...
Page 266: ...Rev 5 00 09 03 page 222 of 760 ...
Page 370: ...Rev 5 00 09 03 page 326 of 760 ...
Page 432: ...Rev 5 00 09 03 page 388 of 760 ...
Page 532: ...Rev 5 00 09 03 page 488 of 760 ...
Page 598: ...Rev 5 00 09 03 page 554 of 760 ...
Page 630: ...Rev 5 00 09 03 page 586 of 760 ...
Page 656: ...Rev 5 00 09 03 page 612 of 760 ...
Page 684: ...Rev 5 00 09 03 page 640 of 760 ...
Page 700: ...Rev 5 00 09 03 page 656 of 760 ...
Page 758: ...Rev 5 00 09 03 page 714 of 760 ...
Page 807: ...SH7709S Group Hardware Manual REJ09B0081 0500O ADE 602 250C ...