Rev. 5.00, 09/03, page 512 of 760
16.1.2
Block Diagram
Figure 16.1 shows a block diagram of the SCIF.
RxD
TxD
SCK
SCIF
SCBRR
SCSSR2
SCSCR2
SCFTDR2
SCTSR
SCFRDR2
(16
(16
stages)
stages)
SCRSR
SCSMR2
SCFDR2
SCFCR2
SCPCR
SCFDR
Parity generation
Parity check
Clock
External clock
Module data bus
Internal
data bus
P
φ
P
φ
/4
P
φ
/16
P
φ
/64
TXI
TEI
RXI
BRI
Bus interface
Baud rate
generator
Transmit/
receive
control
SCRSR:
SCFRDR2:
SCTSR:
SCFTDR2:
SCSMR2:
SCSCR2:
Legend
Receive shift register
Receive FIFO data register 2
Transmit shift register
Transmit FIFO data register 2
Serial mode register 2
Serial control register 2
SCSSR2:
SCBRR2:
SCFCR2:
SCFDR2:
SCPDR:
SCPCR:
Serial status register 2
Bit rate register 2
FIFO control register 2
FIFO data count register 2
Port SC data register
Port SC control register
Transmit
buffer
Receive
buffer
Figure 16.1 Block Diagram of SCIF
Summary of Contents for SH7709S
Page 2: ......
Page 44: ...Rev 5 00 09 03 page xliv of xliv ...
Page 62: ...Rev 5 00 09 03 page 18 of 760 ...
Page 128: ...Rev 5 00 09 03 page 84 of 760 ...
Page 146: ...Rev 5 00 09 03 page 102 of 760 ...
Page 224: ...Rev 5 00 09 03 page 180 of 760 ...
Page 246: ...Rev 5 00 09 03 page 202 of 760 ...
Page 266: ...Rev 5 00 09 03 page 222 of 760 ...
Page 370: ...Rev 5 00 09 03 page 326 of 760 ...
Page 432: ...Rev 5 00 09 03 page 388 of 760 ...
Page 532: ...Rev 5 00 09 03 page 488 of 760 ...
Page 598: ...Rev 5 00 09 03 page 554 of 760 ...
Page 630: ...Rev 5 00 09 03 page 586 of 760 ...
Page 656: ...Rev 5 00 09 03 page 612 of 760 ...
Page 684: ...Rev 5 00 09 03 page 640 of 760 ...
Page 700: ...Rev 5 00 09 03 page 656 of 760 ...
Page 758: ...Rev 5 00 09 03 page 714 of 760 ...
Page 807: ...SH7709S Group Hardware Manual REJ09B0081 0500O ADE 602 250C ...