Rev. 5.00, 09/03, page 251 of 760
Bits 9, 3, and 2—Area 5
O
O
O
OE
EE
E
/
W
W
W
WE
EE
E
Negate Address Delay (A5TEH2, A5TEH1, A5TEH0):
Specify the address hold delay time from
OE
/
WE
negation for the PCMCIA interface connected to
area 5.
Bit 9:
A5TEH2
Bit 3:
A5TEH1
Bit 2:
A5TEH0
Description
0
0
0
0.5-cycle delay
(Initial value)
1
1.5-cycle delay
1
0
2.5-cycle delay
1
3.5-cycle delay
1
0
0
4.5-cycle delay
1
5.5-cycle delay
1
0
6.5-cycle delay
1
7.5-cycle delay
Bits 8, 1, and 0—Area 6
O
O
O
OE
EE
E
/
W
W
W
WE
EE
E
Negate Address Delay (A6TEH2, A6TEH1, A6TEH0):
Specify the address hold delay time from
OE
/
WE
negation for the PCMCIA interface connected to
area 6.
Bit 8:
A6TEH2
Bit 1:
A6TEH1
Bit 0:
A6TEH0
Description
0
0
0
0.5-cycle delay
(Initial value)
1
1.5-cycle delay
1
0
2.5-cycle delay
1
3.5-cycle delay
1
0
0
4.5-cycle delay
1
5.5-cycle delay
1
0
6.5-cycle delay
1
7.5-cycle delay
Summary of Contents for SH7709S
Page 2: ......
Page 44: ...Rev 5 00 09 03 page xliv of xliv ...
Page 62: ...Rev 5 00 09 03 page 18 of 760 ...
Page 128: ...Rev 5 00 09 03 page 84 of 760 ...
Page 146: ...Rev 5 00 09 03 page 102 of 760 ...
Page 224: ...Rev 5 00 09 03 page 180 of 760 ...
Page 246: ...Rev 5 00 09 03 page 202 of 760 ...
Page 266: ...Rev 5 00 09 03 page 222 of 760 ...
Page 370: ...Rev 5 00 09 03 page 326 of 760 ...
Page 432: ...Rev 5 00 09 03 page 388 of 760 ...
Page 532: ...Rev 5 00 09 03 page 488 of 760 ...
Page 598: ...Rev 5 00 09 03 page 554 of 760 ...
Page 630: ...Rev 5 00 09 03 page 586 of 760 ...
Page 656: ...Rev 5 00 09 03 page 612 of 760 ...
Page 684: ...Rev 5 00 09 03 page 640 of 760 ...
Page 700: ...Rev 5 00 09 03 page 656 of 760 ...
Page 758: ...Rev 5 00 09 03 page 714 of 760 ...
Page 807: ...SH7709S Group Hardware Manual REJ09B0081 0500O ADE 602 250C ...