Rev. 5.00, 09/03, page 283 of 760
Figure 10.15 shows the burst read timing when RCD is set to 1, A3W1 and A3W0 are set to 10,
and TPC is set to 1.
The BS cycle, which is asserted for one cycle at the start of a bus cycle for normal access space, is
asserted in each of cycles Td1–Td4 in a synchronous DRAM cycle. When a burst read is
performed, the address is updated each time
CAS
is asserted. As the unit of burst transfer is 16
bytes, address updating is performed for A3 and A2 only (when the bus width is 16 bits, address
updating is performed for A3, A2, and A1). The order of access is as follows: in a fill operation in
the event of a cache miss, the missed data is read first, then 16-byte boundary data including the
missed data is read in wraparound mode.
CKIO
A25 to A16,
A13
A12
A15, A14,
A11 to A0
CS2
or
CS3
RAS3x
CASx
RD/
WR
DQMxx
D31 to D0
BS
Tr
Tc1
Tc2
Tc3/Td1 Tc4/Td2
Td3
Tpc
Trw
Td4
Figure 10.15 Synchronous DRAM Burst Read Wait Specification Timing
Summary of Contents for SH7709S
Page 2: ......
Page 44: ...Rev 5 00 09 03 page xliv of xliv ...
Page 62: ...Rev 5 00 09 03 page 18 of 760 ...
Page 128: ...Rev 5 00 09 03 page 84 of 760 ...
Page 146: ...Rev 5 00 09 03 page 102 of 760 ...
Page 224: ...Rev 5 00 09 03 page 180 of 760 ...
Page 246: ...Rev 5 00 09 03 page 202 of 760 ...
Page 266: ...Rev 5 00 09 03 page 222 of 760 ...
Page 370: ...Rev 5 00 09 03 page 326 of 760 ...
Page 432: ...Rev 5 00 09 03 page 388 of 760 ...
Page 532: ...Rev 5 00 09 03 page 488 of 760 ...
Page 598: ...Rev 5 00 09 03 page 554 of 760 ...
Page 630: ...Rev 5 00 09 03 page 586 of 760 ...
Page 656: ...Rev 5 00 09 03 page 612 of 760 ...
Page 684: ...Rev 5 00 09 03 page 640 of 760 ...
Page 700: ...Rev 5 00 09 03 page 656 of 760 ...
Page 758: ...Rev 5 00 09 03 page 714 of 760 ...
Page 807: ...SH7709S Group Hardware Manual REJ09B0081 0500O ADE 602 250C ...