Rev. 5.00, 09/03, page 182 of 760
Table 8.1
Power-Down Modes
State
Mode
Transition
Conditions
CPG CPU
CPU
Reg-
ister
On-Chip
Memory
On-Chip
Peripheral
Modules
Pins
External
Memory
Canceling
Procedure
Sleep
mode
Execute SLEEP
instruction with
STBY bit cleared
to 0 in STBCR
Runs Halts Held
Held
Run
Held
Refresh
1. Interrupt
2. Reset
Standby
mode
Execute SLEEP
instruction with
STBY bit set to
1 in STBCR
Halts Halts Held
Held
Halt
*
1
Held
Self-
refresh
1. Interrupt
2. Reset
Module
standby
function
Set MSTP bit to
1 in STBCR
Runs Runs
or
halts
Held
Held
Specified
module
halts
*
2
Refresh
1. Clear MSTP
bit to 0
2. Reset
Hardware
standby
mode
Drive CA pin low
Halts Halts Held
Held
Halt
*
3
Held
Self-
refresh
Power-on reset
Notes: 1. The RTC still runs if the START bit in RCR2 is set to 1 (see section 13, Realtime Clock
(RTC)). The TMU still runs when output of the RTC is used as input to its counter (see
section 12, Timer (TMU)).
2. Depends on the on-chip peripheral module.
TMU external pin: Held
SCI external pin: Reset
3. The RTC still runs if the START bit in RCR2 is set to 1. The TMU does not run.
Summary of Contents for SH7709S
Page 2: ......
Page 44: ...Rev 5 00 09 03 page xliv of xliv ...
Page 62: ...Rev 5 00 09 03 page 18 of 760 ...
Page 128: ...Rev 5 00 09 03 page 84 of 760 ...
Page 146: ...Rev 5 00 09 03 page 102 of 760 ...
Page 224: ...Rev 5 00 09 03 page 180 of 760 ...
Page 246: ...Rev 5 00 09 03 page 202 of 760 ...
Page 266: ...Rev 5 00 09 03 page 222 of 760 ...
Page 370: ...Rev 5 00 09 03 page 326 of 760 ...
Page 432: ...Rev 5 00 09 03 page 388 of 760 ...
Page 532: ...Rev 5 00 09 03 page 488 of 760 ...
Page 598: ...Rev 5 00 09 03 page 554 of 760 ...
Page 630: ...Rev 5 00 09 03 page 586 of 760 ...
Page 656: ...Rev 5 00 09 03 page 612 of 760 ...
Page 684: ...Rev 5 00 09 03 page 640 of 760 ...
Page 700: ...Rev 5 00 09 03 page 656 of 760 ...
Page 758: ...Rev 5 00 09 03 page 714 of 760 ...
Page 807: ...SH7709S Group Hardware Manual REJ09B0081 0500O ADE 602 250C ...