NXP Semiconductors
UM10858
PN7462 family HW user manual
UM10858
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2018. All rights reserved.
User manual
COMPANY PUBLIC
Rev. 1.4 — 14 May 2018
314514
303 of 345
Bit
Symbol
Access Reset
value
Description
2
CLR_RX2_DATA_REA
DY
W
0
Clear RX2_DATA_READY
1
CLR_RX1_DATA_REA
DY
W
0
Clear RX1_DATA_READY
0
CLR_RX0_DATA_REA
DY
W
0
Clear RX0_DATA_READY
[1] Setting this bit will only cause bit HOSTIF_DATA_READY_STATUS_REG.TX_DATA_READY to be
cleared if the buffer is not in use by the Buffer Manager (HOSTIF_STATUS_REG.TX_BUFFER_LOCK =
0).
[2] Setting this bit will only cause bit HOSTIF_DATA_READY_STATUS_REG.RX<n>_DATA_READY to be
cleared if the buffer is not in use by the Buffer Manager (HOSTIF_STATUS_REG.RX<n>_BUFFER_LOCK
= 0).
HOSTIF_DATA_READY_STATUS_REG
This register is used to indicate the status of data ready flags for buffers.
Table 345. HOSTIF_DATA_READY_STATUS_REG (address offset 0x0070)
Bit
Symbol
Access Reset
Value
Description
31:5
RESERVED
R
0
Reserved
4
TX_DATA_READY
R
0
Frame valid bit for TX buffer.
1 - buffer loaded with frame by FW to be
sent to Host
0 - frame successfully sent to Host.
3
RX3_DATA_READY
R
0
Frame valid bit for RX buffer 3.
1 - buffer contains an error-free frame
received from Host
0 - frame has been processed by FW and
buffer is free to receive a new frame.
2
RX2_DATA_READY
R
0
Frame valid bit for RX buffer 2.
1 - buffer contains an error-free frame
received from Host
0 - frame has been processed by FW and
buffer is free to receive a new frame.
1
RX1_DATA_READY
R
0
Frame valid bit for RX buffer 1.
1 - buffer contains an error-free frame
received from Host
0 - frame has been processed by FW and
buffer is free to receive a new frame.
0
RX0_DATA_READY
R
0
Frame valid bit for RX buffer 0.
1 - buffer contains an error-free frame
received from Host
0 - frame has been processed by FW and
buffer is free to receive a new frame.