NXP Semiconductors
UM10858
PN7462 family HW user manual
UM10858
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2018. All rights reserved.
User manual
COMPANY PUBLIC
Rev. 1.4 — 14 May 2018
314514
305 of 345
Bit
Symbol
Access Reset
Value
Description
22
AHB_ERROR_CLR_E
NABLE
W
0
1 - clear enable for ahb_error (hresp=1,
oraddress overflow) interrupt
0 - no effect
21
WATERLEVEL_REAC
HED_CLR_ENABLE
W
0
1 - clear enable for water level reached
interrupt
0 - no effect
20:17
RX_BUFFER_OVERF
LOW_CLR_ENABLE
W
0
0001 - clear enable for max buffer size
interrupt for RX buffer 0
0010 - clear enable for max buffer size
interrupt for RX buffer 1
0100 - clear enable for max buffer size
interrupt for RX buffer 2
1000 - clear enable for max buffer size
interrupt for RX buffer 3
0000 - no effect
16
CRC_NOK_CLR_ENA
BLE
W
0
1 - clear enable for data-link Layer CRC
error interrupt
0 - no effect
15
TX_TIMEOUT_CLR_E
NABLE
W
0
1 - clear enable for inter-character timeout
(TIC) exceeded on transmitted frame
interrupt
0 - no effect
14:11
RX_FRAME_OVERFL
OW_CLR_ENABLE
W
0
0001 - clear enable for frame overflow
interrupt for RX buffer 0
0010 - clear enable for frame overflow
interrupt for RX buffer 1
0100 - clear enable for frame overflow
interrupt for RX buffer 2
1000 - clear enable for frame overflow
interrupt for RX buffer 3
0000 - no effect
10:7
RX_FRAME_UNDERF
LOW_CLR_ENABLE
W
0
0001 - clear enable for frame underflow
interrupt for RX buffer 0
0010 - clear enable for frame underflow
interrupt for RX buffer 1
0100 - clear enable for frame underflow
interrupt for RX buffer 2
1000 - clear enable for frame underflow
interrupt for RX buffer 3
0000 - no effect
6
TX_FRAME_NOT_AV
AILABLE_CLR_ENAB
LE
W
0
1 - clear enable for TX frame not available
interrupt
0 - no effect