NXP Semiconductors
UM10858
PN7462 family HW user manual
UM10858
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2018. All rights reserved.
User manual
COMPANY PUBLIC
Rev. 1.4 — 14 May 2018
314514
310 of 345
Bit
Symbol
Access Reset
Value
Description
24
AHB_WR_SLOW_EN
ABLE
W
0
Slow AHB during write operation interrupt
enable
23
AHB_RD_SLOW_ENA
BLE
W
0
Slow AHB during read operation interrupt
enable
22
AHB_ERROR_ENABL
E
W
0
Ahb_error (hresp=1, or address overflow)
interrupt enable
21
WATERLEVEL_REAC
HED_ENABLE
W
0
Water level reached interrupt enable
20:17
RX_BUFFER_OVERF
LOW_ENABLE
W
0
0001 - Maximum buffer size exceeded
interrupt enable for RX buffer 0
0010 - Maximum buffer size exceeded
interrupt enable for RX buffer 1
0100 - Maximum buffer size exceeded
interrupt enable for RX buffer 2
1000 - Maximum buffer size exceeded
interrupt enable for RX buffer 3
16
CRC_NOK_ENABLE
W
0
Data-link layer CRC error interrupt enable
15
TX_TIMEOUT_ENABL
E
W
0
Inter-character timeout (TIC) exceeded on
transmitted frame interrupt status
14:11
RX_FRAME_OVERFL
OW_ENABLE
W
0
0001 - Frame overflow interrupt enable for
RX buffer 0
0010 - Frame overflow interrupt enable for
RX buffer 1
0100 - Frame overflow interrupt enable for
RX buffer 2
1000 - Frame overflow interrupt enable for
RX buffer 3
10:7
RX_FRAME_UNDERF
LOW_ENABLE
W
0
0001 - Frame underflow interrupt enable
for RX buffer 0
0010 - Frame underflow interrupt enable
for RX buffer 1
0100 - Frame underflow interrupt enable
for RX buffer 2
1000 - Frame underflow interrupt enable
for RX buffer 3
6
TX_FRAME_NOT_AVAI
LABLE_ENABLE
W
0
HOSTIF_DATA_READY_STATUS_REG.T
X_DATA_READY=0 when host read
request interrupt enable
5
RX_BUFFER_NOT_A
VAILABLE_ENABLE
W
0
No receive buffers available interrupt
enable
4
EOT_ENABLE
W
0
EOT interrupt enable
3:0
EOR_ENABLE
W
0
0001 - EOR interrupt enable for RX buffer
0
0010 - EOR interrupt enable for RX buffer
1