NXP Semiconductors
UM10858
PN7462 family HW user manual
UM10858
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2018. All rights reserved.
User manual
COMPANY PUBLIC
Rev. 1.4 — 14 May 2018
314514
312 of 345
Bit
Symbol
Access Reset
Value
Description
15
TX_TIMEOUT_CLR_S
TATUS
W
0
1 - clear inter-character timeout (TIC)
exceeded on transmitted frame interrupt
0 - no effect
14:11
RX_FRAME_OVERFL
OW_CLR_STATUS
W
0
0001 - clear frame overflow interrupt for
RX buffer 0
0010 - clear frame overflow interrupt for
RX buffer 1
0100 - clear frame overflow interrupt for
RX buffer 2
1000 - clear frame overflow interrupt for
RX buffer 3
0000 - no effect
10:7
RX_FRAME_UNDERF
LOW_CLR_STATUS
W
0
0001 - clear frame underflow interrupt for
RX buffer 0
0010 - clear frame underflow interrupt for
RX buffer 1
0100 - clear frame underflow interrupt for
RX buffer 2
1000 - clear frame underflow interrupt for
RX buffer 3
0000 - no effect
6
TX_FRAME_NOT_AVAI
LABLE_CLR_STATUS
W
0
1 - clear TX frame not available interrupt
0 - no effect
5
RX_BUFFER_NOT_A
VAILABLE_CLR_STAT
US
W
0
1 - clear no receive buffers available
interrupt
0 - no effect
4
EOT_CLR_STATUS
W
0
1 - clear EOT interrupt
0 - no effect
3:0
EOR_CLR_STATUS
W
0
0001 - clear EOR interrupt for RX buffer 0
0010 - clear EOR interrupt for RX buffer 1
0100 - clear EOR interrupt for RX buffer 2
1000 - clear EOR interrupt for RX buffer 3
0000 - no effect
HOSTIF_INT_SET_STATUS_REG
This register is a collection of Set Interrupt Status commands. Writing 1 to this register
does set the corresponding Interrupt Request ENABLE flag. Writing 0 to this register has
no effect.
Table 353. HOSTIF_INT_SET_STATUS_REG (address offset 0x3FEC)
Bit
Symbol
Access Reset
Value
Description
31:27
RESERVED
W
0
Reserved