NXP Semiconductors
UM10858
PN7462 family HW user manual
UM10858
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2018. All rights reserved.
User manual
COMPANY PUBLIC
Rev. 1.4 — 14 May 2018
314514
137 of 345
Table 176. Communication overview for ISO/IEC 14443 B reader/ writer
Communication
direction
Signal type
Transfer speed
106 kbit/s
212 kbit/s
424kbit/s
848 kbit/s
Reader to card
Reader side
modulation
10 % ASK
10 % ASK
10 % ASK
10 % ASK
Bit encoding
NRZ
NRZ
NRZ
NRZ
Bit rate [kbit/s]
f
c
/128
f
c
/64
f
c
/32
f
c
/16
Card to reader
Card side
modulation
Subcarrier load
modulation
Subcarrier load
modulation
Subcarrier load
modulation
Subcarrier load
modulation
Subcarrier
frequency
f
c
/16
f
c
/16
f
c
/16
f
c
/16
Bit encoding
BPSK
BPSK
BPSK
BPSK
12.2.3 FeliCa PCD mode
The FeliCa mode is the general reader/ writer to card communication scheme according
to the FeliCa specification. The communication on a physical level is shown in
Fig 28. FeliCa read/ write communication diagram
The physical parameters are described in
Table 177. Communication overview for FeliCa reader/ writer
Communication
direction
Signal type
Transfer speed FeliCa
FeliCa higher transfer
speed
212 kbit/s
424 kbit/s
Reader to card
Reader side
modulation
8 to 30 % ASK
8 to 30 % ASK
Bit encoding
Manchester encoding
Manchester encoding
Bit rate
f
c
/64
f
c
/32
Card to reader
Card side
modulation
Load modulation
Load modulation
Bit encoding
Manchester encoding
Manchester encoding
12.2.3.1 Multiple reception cycles (RXMultiple)
For FeliCa timeslot handling in PCD mode, PN7462 family implements multiple reception
cycles. The feature is enabled by setting the control bit RX_MULTIPLE_ENABLE in the