NXP Semiconductors
UM10858
PN7462 family HW user manual
UM10858
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2018. All rights reserved.
User manual
COMPANY PUBLIC
Rev. 1.4 — 14 May 2018
314514
25 of 345
Bit
Symbol
Access
Value
Description
7
EE_ECC_READ_NOT_CORRE
CT_0_COD_INT_CLR_ENABLE
W
0
FLASH_0 Not Correct ECC Read interrupt
clear enable command
6
EE_ECC_READ_INVALID_0_C
OD_INT_CLR_ENABLE
W
0
FLASH_0 Invalid ECC Read interrupt
clear enable command
5
ee_hverr_1_cod_int_clr_enable
W
0
FLASH_1 High Voltage Error interrupt
clear enable command
4
ee_hverr_0_cod_int_clr_enable
W
0
FLASH_0 High Voltage Error interrupt
clear enable command
3
ee_hverr_dat_int_clr_enable
W
0
EEPROM High Voltage Error interrupt
clear enable command
2
ee_prog_1_cod_completed_int_c
lr_enable
W
0
FLASH_1 Programming Completed
interrupt clear enable command
1
ee_prog_0_cod_completed_int_c
lr_enable
W
0
FLASH_0 Programming Completed
interrupt clear enable command
0
ee_prog_dat_completed_int_clr_
enable
W
0
EEPROM Programming Completed
interrupt clear enable command
Table 23. EE_INT_SET_ENABLE (address offset 0x0FDCh)
Bit
Symbol
Access
Value
Description
31:10
Reserved
-
0
Reserved
9
EE_ECC_READ_NOT_CORRE
CT_1_COD_INT_SET_ENABLE
W
0
FLASH_1 not correct ECC read interrupt
set enable command
8
EE_ECC_READ_INVALID_1_C
OD_INT_SET_ENABLE
W
0
FLASH_1 Invalid ECC read interrupt set
enable command
7
EE_ECC_READ_NOT_CORRE
CT_0_COD_INT_SET_ENABLE
W
0
FLASH_0 not correct ECC read interrupt
set enable command
6
EE_ECC_READ_INVALID_0_C
OD_INT_SET_ENABLE
W
0
FLASH_0 invalid ECC read interrupt set
enable command
5
ee_hverr_1_cod_int_SET_enabl
e
W
0
FLASH_1 high voltage error interrupt set
enable command
4
ee_hverr_0_cod_int_SET_enabl
e
W
0
FLASH_0 high voltage error interrupt set
enable command
3
ee_hverr_dat_int_SET_enable
W
0
EEPROM high voltage error interrupt set
enable command
2
ee_prog_1_cod_completed_int_
SET_enable
W
0
FLASH_1 programming completed
interrupt set enable command
1
ee_prog_0_cod_completed_int_
SET_enable
W
0
FLASH_0 programming completed
interrupt set enable command
0
ee_prog_dat_completed_int_SE
T_enable
W
0
EEPROM programming completed
interrupt set enable command
Table 24. EE_INT_STATUS (address offset 0x0FE0h)
Bit
Symbol
Access
Value
Description
31:10
Reserved
-
0
Reserved