NXP Semiconductors
UM10858
PN7462 family HW user manual
UM10858
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2018. All rights reserved.
User manual
COMPANY PUBLIC
Rev. 1.4 — 14 May 2018
314514
309 of 345
Bit
Symbol
Access Reset
Value
Description
15
TX_TIMEOUT_STATU
S
W
0
Inter-character timeout (TIC) exceeded on
transmitted frame interrupt status
14:11
RX_FRAME_OVERFL
OW_STATUS
W
0
0001 - Frame overflow interrupt status for
RX buffer 0
0010 - Frame overflow interrupt status for
RX buffer 1
0100 - Frame overflow interrupt status for
RX buffer 2
1000 - Frame overflow interrupt status for
RX buffer 3
10:7
RX_FRAME_UNDERF
LOW_STATUS
W
0
0001 - Frame underflow interrupt status for
RX buffer 0
0010 - Frame underflow interrupt status for
RX buffer 1
0100 - Frame underflow interrupt status for
RX buffer 2
1000 - Frame underflow interrupt status for
RX buffer 3
6
TX_FRAME_NOT_AVAI
LABLE_STATUS
W
0
HOSTIF_DATA_READY_STATUS_REG.T
X_DATA_READY=0 when Host read
request interrupt status
5
RX_BUFFER_NOT_A
VAILABLE_STATUS
W
0
No receive buffers available interrupt status
4
EOT_STATUS
W
0
EOT interrupt status
3:0
EOR_STATUS
W
0
0001 - EOR interrupt status for RX buffer 0
0010 - EOR interrupt status for RX buffer 1
0100 - EOR interrupt status for RX buffer 2
1000 - EOR interrupt status for RX buffer 3
HOSTIF_INT_ENABLE_REG
This register is a collection of interrupt enable commands. Writing 1 to this register does
set the corresponding interrupt request enable flag. Writing 0 to this register has no
effect.
Table 351. HOSTIF_INT_ENABLE_REG (address offset 0x3FE4)
Bit
Symbol
Access Reset
Value
Description
31:27
RESERVED
W
0
Reserved
26
HSU_RX_FER_ENABL
E
W
0
HSU RX frame error interrupt enable
25
BUFFER_CFG_CHAN
GED_ERROR_ENABL
E
W
0
Buffer configuration changed during use
interrupt enable