NXP Semiconductors
UM10858
PN7462 family HW user manual
UM10858
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2018. All rights reserved.
User manual
COMPANY PUBLIC
Rev. 1.4 — 14 May 2018
314514
45 of 345
6.6.4 Latency of voltage monitors
Table 36. Latency of voltage monitors
Voltage Monitor
Latency
VBUS1
10 µs
VBUS2
10 µs
VBUSP
75 µs
6.7 Register overview and description
Table 37. PMU register overview (base address 0x4000 8000)
Name
Address
offset
Access
Reset value
Description
PMU_STATUS_REG
0000h
R
0000_0000h
Global PMU status register.
To be used for observing
signals in system mode.
PMU_ BG_MON_CONTROL_REG
0004h
R/W
0000_040Eh
Used to enable comparators
and set thresholds for the
monitors
PMU_TXLDO_CONTROL_REG
0008h
R/W
0400_0000h
TXLDO control register
PMU_LDO_CONTR OL_REG
000Ch
R/W
0000_0000h
DC-to-DC converter control
register
INTERNAL_USE
00010h
R/W
0000_0000h
For internal use
INTERNAL_USE
0014h
R/W
0000_0000h
For internal use
PMU_INTERRUPT_CLR_ENABLE_REG
3FD8h
W
0000_0000h
PMU interrupt clear enable
register with automatic clear
if set by software.
PMU_INTERRUPT_SET_ENABLE_REG
3FDCh
W
0000_0000h
PMU interrupt set enable
register with automatic clear
if set by software
PMU_INTERRUPT_STATUS_REG
3FE0h
R
0000_0000h
PMU interrupt status register
PMU_INTERRUPT_ENABLE_REG
3FE4h
R/W
0000_0000h
PMU interrupt enable register
PMU_INTERRUPT_CLR_STATUS_REG
3FE8h
W
0000_0000h
PMU interrupt clear status
register with automatic clear
if set by software
PMU_INTERRUPT_SET_STATUS_REG
3FECh
W
0000_0000h
PMU interrupt set status
register with automatic clear
if set by software
[1] Bit-field are either set by HAL or use default value from CLIF EEPROM default settings