NXP Semiconductors
UM10858
PN7462 family HW user manual
UM10858
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2018. All rights reserved.
User manual
COMPANY PUBLIC
Rev. 1.4 — 14 May 2018
314514
83 of 345
Name
Address
Offset
Width
(bits)
Access
Reset value
Description
PCR_PADSWDIO_REG
0x0094
32
rw-
0x00000006
SWDIO pad slew rate configuration
INTERNAL_USE
0x0098
32
rw-
0x00000006
For internal use
RESERVED
0x009C
32
rw-
0x0000020C
Reserved
RESERVED
0x00A0
32
rw-
0x00000008
Reserved
PCR_PADIICM_REG
0x00A4
32
rw-
0x00000280
I2C master pad configuration
PCR_ANA_TX_STANDBY_R
EG
0x00A8
32
rw-
0x00000000
CLIF standby GSN value selection
PCR_ANA_TXPROT_REG
0x00AC
32
rw-
0x00000001
CLIF configuration related to power
down
INTERNAL_USE
0x00B0
32
rw-
0x00000041
For internal use
PCR_SPIM_REG
0x00B4
32
rw-
0x00000040
SPIM master pad configuration
PCR_CTIF_REG
0x00B8
32
rw-
0x00000000
CTIF presense detection pull-up
PCR_HOSTIF_SAVE1_REG 0x00BC
32
rw-
0x00000000
host interface Tx/RX divider value
storage during standby
PCR_HOSTIF_SAVE2_REG 0x00C0
32
rw-
0x00000000
host interface clock value storage during
standby
PCR_TXLDO_MON_REG
0x00C4
32
rw-
0x00000008
TXLDO sequence management
PCR_BOOT2_REG
0x00C8
32
rw-
0x00000000
BOOT reason register extention.
PCR_GPREG3_REG
0x00CC
32
rw-
0x00000000
general-purpose register 3 for SW
PCR_GPREG4_REG
0x00D0
32
rw-
0x00000000
general-purpose register 4 for SW
PCR_GPREG5_REG
0x00D4
32
rw-
0x00000000
general-purpose register 5 for SW
PCR_GPREG6_REG
0x00D8
32
rw-
0x00000000
general-purpose register 6 for SW
PCR_GPREG7_REG
0x00DC
32
rw-
0x00000000
general-purpose register 7 for SW
PCR_GPIO_INT_ACTIVE_L
OW_REG
0x00E0
32
rw-
0x00000000
register to program is GPIO interrupts
are active low level/ falling edge
sensitive
PCR_GPIO_INT_LEVEL_SE
NSE_REG
0x00E4
32
rw-
0x00000000
register to program if GPIO interrupts are
level sensitive.
PCR_GPIO_INT_ACTIVE_B
OH_EDGE_REG
0x00E8
32
rw-
0x00000000
register to program if GPIO interrupts are
both edge sensitive
PCR_SELECT_SYSTEMCLO
CK
0x00EC
32
rw-
0x00000001
register to program the source for
system clock.
PCR_ADV_RFLD_REG
0x00F0
32
rw-
0x00000000
register for configuring advanced RFLD
detection FSM
PCR_ADV_RFLD_TEST_RE
G
0x00F4
32
rw-
0x00000000
configuration bits for testing advanced
RFLD detection FSM
PCR_INT_CLR_ENABLE_RE
G
0x3FD8
32
-wm
0x00000000
interrupt clear enable
PCR_INT_SET_ENABLE_RE
G
0x3FDC
32
-wm
0x00000000
interrupt set enable
PCR_INT_STATUS_REG
0x3FE0
32
r-m
0x00000000
interrupt status