NXP Semiconductors
UM10858
PN7462 family HW user manual
UM10858
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2018. All rights reserved.
User manual
COMPANY PUBLIC
Rev. 1.4 — 14 May 2018
314514
89 of 345
Bit
Symbol
Access
Value
Description
11:0
GPIO_WAKEUP_ENABLE
rw
0x0FF
Enables wake-up by the corresponding GPIO
0: gpio1
1: GPIO2
e.t.c ….
Table 82. PCR_BOOT_REG (address offset 0x28)
Bit
Symbol
Access
Value
Description
31
RESERVED
rw
0x00
Reserved
30
USB_VBUS_OK
r-
0x00
Indicator for USB_VBUS is ok
1: USB_VBUS is available
29
POK_VBUS
r-
0x00
Indicator when VBUS > VBUSCritical when
VBUSMonitor is enabled
1: VBUS > VBUSCritical
0: VBUS < VBUSCritical
28
POK_PVDD_M_3V
r-
0x00
Indicator for more than 3 V at PVDD_M pin
1: PVDD_M is available and over 3.3 V
0: PVDD_M is not over 3.3 V
27
POK_PVDD_3V
r-
0x00
Indicator for more than 3V at PVDD pin
1: PVDD is available and over 3.3 V
0: PVDD is not over 3.3 V
26
RESERVED
r-
0x00
Reserved
25:22
STBY_PREV_REASON
r-
0x00
Standby prevention reason
21:2
BOOT_REASON
r-
0x00
Boot up reason
1
POK_PVDD_M
r-
0x00
Indicator if PVDD_m is available
1: PVDD_m is available and over 1.8 V
0: PVDD_m is not available
0
POK_PVDD
r-
0x00
Indicator if PVDD is available
1: PVDD is available and over 1.8 V
0: PVDD is not available
Table 83. PCR_CTLR_REG (address offset 0x2C)
Bit
Symbol
Access
Value
Description
31:6
RESERVED
rw
0x00
Reserved
5
USB_VBUS_PULLDOWN
rw
0x00
1: Enables the internal pulldown resistance to pulldown
the USB_VBUS
4
CLR_BOOT_REGS
-x
0x00
Clearing Standby Prevention and Boot up register values
in the PCR_BOOT_REG register