Chapter 3
Analog Output Timing/Control
©
National Instruments Corporation
3-69
DAQ-STC Technical Reference Manual
AO_UC_Load_B
bits: <0..7>
type: Write
in: AO_UC_Load_B_Registers
address: 50
bits: <0..15>
type: Write
in: AO_UC_Load_B_Registers
address: 51
This bitfield is load register B for the UC counter. If load register B is the selected UC load
register, the UC counter loads the value contained in this bitfield on AO_UC_Load and on
UC_TC. The eight MSBs are located at the lower address and the 16 LSBs are located at the
higher address. Related bitfields: AO_UC_Next_Load_Source_St, AO_UC_Load.
AO_UC_Next_Load_Source_St
bit: 15
type: Read
in: AO_Status_2_Register
address: 6
This bit indicates the next load source of the UC counter:
0: Load register A.
1: Load register B.
AO_UC_Q_St
bit: 14
type: Read
in: Joint_Status_1_Register
address: 27
This bit reflects state of the UC control circuit.
0: WAIT.
1: CNT.
, for more information on the UC control circuit.
AO_UC_Save_St
bit: 7
type: Read
in: AO_Status_2_Register
address: 6
This bit indicates the status of the UC save register:
0: UC save register is tracing the counter.
1: UC save register is latched for later read.
AO_UC_Save_Trace
bit: 12
type: Write
in: AO_Command_2_Register
address: 5
Setting this bit to 1 causes the UC save register to latch the UC counter value at the next
UC_CLK falling edge. Setting this bit to 0 causes the UC save register to trace the UC
counter.