Chapter 3
Analog Output Timing/Control
©
National Instruments Corporation
3-61
DAQ-STC Technical Reference Manual
AO_Mode_3_Register
AO_Output_Control_Register
AO_Personal_Register
AO_START_Select_Register
AO_Trigger_Select_Register
Setting this bit to 1 also clears all of the status bits and interrupts related to analog output,
except those associated with the data FIFO. This bit is cleared automatically.
AO_Software_Gate
bit: 1
type: Write
in: AO_Mode_3_Register
address: 70
This bit controls the software gate, which you can use to pause an analog output operation:
0: Enable operation.
1: Pause operation.
This bit is not supported on the first revision of the DAQ-STC, and must be set to 0. See
Appendix D,
, for DAQ-STC revision information.
AO_Source_Divide_By_2
bit: 4
type: Write
in: Clock_and_FOUT_Register
address: 56
This bit determines the frequency of the internal timebase AO_IN_TIMEBASE1:
0: Same as IN_TIMEBASE.
1: IN_TIMEBASE divided by two.
AO_START_Edge
bit: 5
type: Write
in: AO_START_Select_Register
address: 66
This bit enables edge detection of the START trigger:
0: Disabled.
1: Enabled.
This bit is currently not supported, and it must be set to 0.
AO_START_Interrupt_Ack
bit: 11
type: Strobe
in: Interrupt_B_Ack_Register
address: 3
Setting this bit to 1 clears AO_START_St and acknowledges the START interrupt (in either
interrupt bank) if the START interrupt is enabled. This bit is cleared automatically. This
bitfield is not currently supported.