Chapter 3
Analog Output Timing/Control
DAQ-STC Technical Reference Manual
3-54
©
National Instruments Corporation
AO_Error_Second_Irq_Enable
bit: 5
type: Write
in: Second_Irq_B_Enable_Register
address: 76
This bit enables the Error interrupt in the secondary interrupt bank:
0: Disabled.
1: Enabled.
The Error interrupt is generated on the detection of an overrun error condition.
AO_External_Gate_Enable
bit: 15
type: Write
in: AO_Output_Control_Register
address: 86
Setting this bit to 1 enables external gating for the primary analog output group, excluding
UI2.
This bit is not supported on the first revision of the DAQ-STC, and must be set to 0.
See Appendix D,
, for DAQ-STC revision information.
AO_External_Gate_Polarity
bit: 3
type: Write
in: AO_Output_Control_Register
address: 86
This bit selects the polarity of the primary analog output external gate signal:
0: Active high (high enables operation).
1: Active low (low enables operation).
This bit is not supported on the first revision of the DAQ-STC, and must be set to 0.
See Appendix D,
, for DAQ-STC revision information.
AO_External_Gate_Select
bits: <10..14>
type: Write
in: AO_Output_Control_Register
address: 86
This bit enables and selects the external gate:
0: External gate disabled.
1–10: PFI<0..9>.
11–17: RTSI_TRIGGER<0..6>.
31: Logic low.
This bit is not supported on the first revision of the DAQ-STC, and must be set to 0.
See Appendix D,
, for DAQ-STC revision information.