5
5-18
Ver.0.10
Table 5.5.1 Hardware-fixed Priority Levels
Priority
Interrupt Source
ICU Vector Table Address
Type of Input Source
High
MJT Input Interrupt 4 (IRQ12)
H'0000 0094-H'0000 0097
Level-recognized
MJT Input Interrupt 3 (IRQ11)
H'0000 0098-H'0000 009B
Level-recognized
MJT Input Interrupt 2 (IRQ10)
H'0000 009C-H'0000 009F
Level-recognized
MJT Input Interrupt 1 (IRQ9)
H'0000 00A0-H'0000 00A3
Level-recognized
MJT Input Interrupt 0 (IRQ8)
H'0000 00A4-H'0000 00A7
Level-recognized
MJT Output Interrupt 7 (IRQ7)
H'0000 00A8-H'0000 00AB
Level-recognized
MJT Output Interrupt 6 (IRQ6)
H'0000 00AC-H'0000 00AF
Level-recognized
MJT Output Interrupt 5 (IRQ5)
H'0000 00B0-H'0000 00B3
Edge-recognized
MJT Output Interrupt 4 (IRQ4)
H'0000 00B4-H'0000 00B7
Level-recognized
MJT Output Interrupt 3 (IRQ3)
H'0000 00B8-H'0000 00BB
Level-recognized
MJT Output Interrupt 2 (IRQ2)
H'0000 00BC-H'0000 00BF
Level-recognized
MJT Output Interrupt 1 (IRQ1)
H'0000 00C0-H'0000 00C3
Level-recognized
MJT Output Interrupt 0 (IRQ0)
H'0000 00C4-H'0000 00C7
Level-recognized
DMA0-4 Interrupt
H'0000 00C8-H'0000 00CB
Level-recognized
SIO1 Receive Interrupt
H'0000 00CC-H'0000 00CF
Edge-recognized
SIO1 Transmit Interrupt
H'0000 00D0-H'0000 00D3
Edge-recognized
SIO0 Receive Interrupt
H'0000 00D4-H'0000 00D7
Edge-recognized
SIO0 Transmit Interrupt
H'0000 00D8-H'0000 00DB
Edge-recognized
A-D0 Converter Interrupt
H'0000 00DC-H'0000 00DF
Edge-recognized
TID0 Output Interrupt
H'0000 00E0-H'0000 00E3
Edge-recognized
TOD0 Output Interrupt
H'0000 00E4-H'0000 00E7
Level-recognized
DMA5-9 Interrupt
H'0000 00E8-H'0000 00EB
Level-recognized
SIO2,3 Transmit/Receive Interrupt H'0000 00EC-H'0000 00EF
Level-recognized
RTD Interrupt
H'0000 00F0-H'0000 00F3
Edge-recognized
TID1 Output Interrupt
H'0000 00F4-H'0000 00F7
Edge-recognized
TOD1+TOM0 Output Interrupt
H'0000 00F8-H'0000 00FB
Level-recognized
SIO4,5 Transmit/Receive Interrupt H'0000 00FC-H'0000 00FF
Level-recognized
A-D1 Converter Interrupt
H'0000 0100-H'0000 0103
Edge-recognized
TID2 Output Interrupt
H'0000 0104-H'0000 0107
Edge-recognized
TML1 Input Interrupt
H'0000 0108-H'0000 010B
Level-recognized
Low
CAN0 Transmit/Receive & Error Interrupt
H'0000 010C-H'0000 010F
Level-recognized
INTERRUPT CONTROLLER (ICU)
5.5 Description of Interrupt Operation
Summary of Contents for M32170F3VFP
Page 42: ...1 1 24 Ver 0 10 OVERVIEW 1 4 Pin Layout This is a blank page ...
Page 56: ...2 2 14 Ver 0 10 This is a blank page ...
Page 88: ...3 3 32 Ver 0 10 ADDRESS SPACE 3 7 Notes on Address Space This is a blank page ...
Page 270: ...9 9 40 Ver 0 10 DMAC 9 4 Precautions about the DMAC This is a blank page ...
Page 614: ...12 12 64 Ver 0 10 This is a blank page SERIAL I O 12 9 Precautions on Using UART Mode ...
Page 756: ...17 17 10 Ver 0 10 RAM BACKUP MODE 17 4 Exiting RAM Backup Mode Wakeup This is a blank page ...
Page 762: ...18 18 6 Ver 0 10 OSCILLATION CIRCUIT 18 2 Clock Generator Circuit This is a blank page ...
Page 831: ...CHAPTER 22 CHAPTER 22 TYPICAL CHARACTERISTICS 22 1 A D Conversion Characteristics ...
Page 833: ...Appendix 1 1 Dimensional Outline Drawing APPENDIX 1 APPENDIX 1 MECHANICAL SPECIFICATIONS ...
Page 841: ...Appendix 3 1 Precautions about Noise APPENDIX 3 APPENDIX 3 PRECAUTIONS ABOUT NOISE ...