10
10-162
Ver.0.10
MULTIJUNCTION TIMERS
10.7 TID (Input-related 16-bit Timer)
Figure 10.7.2 TID Related Register Map
10.7.2 TID Related Register Map
The diagram below shows a TID related register map.
Address
D0
D7
+0 Address
+1 Address
D8
D15
Note: The registers enclosed in thick frames must always be accessed in halfwords.
H'0080 078C
H'0080 0B8E
H'0080 0BD0
H'0080 0B8C
H'0080 0CD0
H'0080 0C8C
H'0080 0C8E
Blank addresses are reserved.
TID0 Counter (TID0CT)
TID0 Reload Register (TID0RL)
Prescaler Register 3 (PRS3)
TID0 Control & Prescaler 3
Enable Register (TID0PRS3EN)
H'0080 078E
H'0080 07D0
TID1 Counter (TID1CT)
TID1 Reload Register (TID1RL)
Prescaler Register 4 (PRS4)
TID1 Control & Prescaler 4
Enable Register (TID1PRS4EN)
TID2 Counter (TID2CT)
TID2 Reload Register (TID2RL)
Prescaler Register 5 (PRS5)
TID2 Control & Prescaler 5
Enable Register (TID2PRS5EN)
Summary of Contents for M32170F3VFP
Page 42: ...1 1 24 Ver 0 10 OVERVIEW 1 4 Pin Layout This is a blank page ...
Page 56: ...2 2 14 Ver 0 10 This is a blank page ...
Page 88: ...3 3 32 Ver 0 10 ADDRESS SPACE 3 7 Notes on Address Space This is a blank page ...
Page 270: ...9 9 40 Ver 0 10 DMAC 9 4 Precautions about the DMAC This is a blank page ...
Page 614: ...12 12 64 Ver 0 10 This is a blank page SERIAL I O 12 9 Precautions on Using UART Mode ...
Page 756: ...17 17 10 Ver 0 10 RAM BACKUP MODE 17 4 Exiting RAM Backup Mode Wakeup This is a blank page ...
Page 762: ...18 18 6 Ver 0 10 OSCILLATION CIRCUIT 18 2 Clock Generator Circuit This is a blank page ...
Page 831: ...CHAPTER 22 CHAPTER 22 TYPICAL CHARACTERISTICS 22 1 A D Conversion Characteristics ...
Page 833: ...Appendix 1 1 Dimensional Outline Drawing APPENDIX 1 APPENDIX 1 MECHANICAL SPECIFICATIONS ...
Page 841: ...Appendix 3 1 Precautions about Noise APPENDIX 3 APPENDIX 3 PRECAUTIONS ABOUT NOISE ...