12
12-12
Ver.0.10
SERIAL I/O
12.2 Serial I/O Related Registers
D8
9
10
11
12
13
14
D15
T4MASK R4MASK T5MASK R5MASK
<When reset : H'00>
D
Bit Name
Function
R
W
8
T4MASK (SIO4 transmit
0 : Masks (disables) interrupt request
interrupt mask bit)
1 : Enables interrupt request
9
R4MASK (SIO4 receive
0 : Masks (disables) interrupt request
interrupt mask bit)
1 : Enables interrupt request
10
T5MASK (SIO5 transmit
0 : Masks (disables) interrupt request
interrupt mask bit)
1 : Enables interrupt request
11
R5MASK (SIO5 receive
0 : Masks (disables) interrupt request
interrupt mask bit)
1 : Enables interrupt request
12 - 15
No functions assigned
0
—
This register enables or disables interrupt requests generated by each SIO. Interrupt requests from
an SIO are enabled by setting its corresponding interrupt mask bit to 1.
■
SIO45 Interrupt Mask Register (SI45MASK)
<Address: H'0080 0A01>
Summary of Contents for M32170F3VFP
Page 42: ...1 1 24 Ver 0 10 OVERVIEW 1 4 Pin Layout This is a blank page ...
Page 56: ...2 2 14 Ver 0 10 This is a blank page ...
Page 88: ...3 3 32 Ver 0 10 ADDRESS SPACE 3 7 Notes on Address Space This is a blank page ...
Page 270: ...9 9 40 Ver 0 10 DMAC 9 4 Precautions about the DMAC This is a blank page ...
Page 614: ...12 12 64 Ver 0 10 This is a blank page SERIAL I O 12 9 Precautions on Using UART Mode ...
Page 756: ...17 17 10 Ver 0 10 RAM BACKUP MODE 17 4 Exiting RAM Backup Mode Wakeup This is a blank page ...
Page 762: ...18 18 6 Ver 0 10 OSCILLATION CIRCUIT 18 2 Clock Generator Circuit This is a blank page ...
Page 831: ...CHAPTER 22 CHAPTER 22 TYPICAL CHARACTERISTICS 22 1 A D Conversion Characteristics ...
Page 833: ...Appendix 1 1 Dimensional Outline Drawing APPENDIX 1 APPENDIX 1 MECHANICAL SPECIFICATIONS ...
Page 841: ...Appendix 3 1 Precautions about Noise APPENDIX 3 APPENDIX 3 PRECAUTIONS ABOUT NOISE ...