
2
2-11
Ver.0.10
(4) Transfer instructions
Figure 2.6.6 Transfer instructions
CPU
2.6 Data Formats
• Constant transfer
LD24
Rdest, #imm24
LDI
Rdest, #imm16
LDI
Rdest, #imm8
SETH
Rdest, #imm16
23
0
Rdest
imm24
31
0
LD24
Rdest, #imm24
15
0
Rdest
imm16
31
0
SETH
Rdest, #imm16
00
8
15
00
00
• Register to register transfer
MV
Rdest, Rsrc
• Control register transfer
MVFC Rdest, CRsrc
MVTC Rsrc, CRdest
Note: For the MVTC instruction, the condition bit C does not change unless CRdest is CR0 (PSW).
Rsrc
31
0
Rdest
31
0
Rsrc
31
0
CRdest
31
0
MVTC Rsrc, CRdest
MV
Rdest, Rsrc
Summary of Contents for M32170F3VFP
Page 42: ...1 1 24 Ver 0 10 OVERVIEW 1 4 Pin Layout This is a blank page ...
Page 56: ...2 2 14 Ver 0 10 This is a blank page ...
Page 88: ...3 3 32 Ver 0 10 ADDRESS SPACE 3 7 Notes on Address Space This is a blank page ...
Page 270: ...9 9 40 Ver 0 10 DMAC 9 4 Precautions about the DMAC This is a blank page ...
Page 614: ...12 12 64 Ver 0 10 This is a blank page SERIAL I O 12 9 Precautions on Using UART Mode ...
Page 756: ...17 17 10 Ver 0 10 RAM BACKUP MODE 17 4 Exiting RAM Backup Mode Wakeup This is a blank page ...
Page 762: ...18 18 6 Ver 0 10 OSCILLATION CIRCUIT 18 2 Clock Generator Circuit This is a blank page ...
Page 831: ...CHAPTER 22 CHAPTER 22 TYPICAL CHARACTERISTICS 22 1 A D Conversion Characteristics ...
Page 833: ...Appendix 1 1 Dimensional Outline Drawing APPENDIX 1 APPENDIX 1 MECHANICAL SPECIFICATIONS ...
Page 841: ...Appendix 3 1 Precautions about Noise APPENDIX 3 APPENDIX 3 PRECAUTIONS ABOUT NOISE ...